基于准循环双对角阵的LDPC码编码算法
作者:
作者单位:

作者简介:

通讯作者:

中图分类号:

基金项目:

国家自然科学基金资助项目(60970037)


Study on encoding algorithms for QC-LDPC codes  with dual-diagonal parity check matrix
Author:
Affiliation:

Fund Project:

  • 摘要
  • |
  • 图/表
  • |
  • 访问统计
  • |
  • 参考文献
  • |
  • 相似文献
  • |
  • 引证文献
  • |
  • 资源附件
  • |
  • 文章评论
    摘要:

    针对校验矩阵形如准循环双对角阵的结构化LDPC码,对比研究了两类高效的编码算法:矩阵分解编码算法和分项累加递归编码算法,证明了两类算法从实现角度是等价的,但分项累加递归编码算法推导更为直观,且便于硬件并行实现。基于分项累加编码算法,提出了一种适合准循环双对角LDPC码的部分并行编码结构,设计实现了IEEE 802.11n标准中的LDPC码编码器。FPGA实现结果表明,所设计的LDPC编码器具有硬件开销较小、吞吐率高的优点,在码长为1944bit、码率为5/6时信息比特吞吐率最高可达13Gbps。

    Abstract:

    The encoding algorithms of the LDPC codes with quasi-cyclic dual-diagonal parity check matrix were studied. It is demonstrated that the matrix decomposition encoding algorithm and the cumulative recursion encoding algorithm are equivalent for implementation. The cumulative recursion encoding algorithm is straightforwardly facilitated to hardware implementation. Besides, a partly parallel encoding architecture for the QC-LDPC codes with dual-diagonal parity check matrix was proposed and a LDPC encoder compatible with IEEE 802.11n standard was designed. FPGA implementation results show that the hardware overhead of the proposed LDPC encoder is low and the throughput is high. The encoding throughput can reach up to 13Gbps with code length 1944-bit and rate 5/6.

    参考文献
    相似文献
    引证文献
引用本文

刘冬培,刘衡竹,张波涛.基于准循环双对角阵的LDPC码编码算法[J].国防科技大学学报,2014,36(2):156-160.
LIU Dongpei, LIU Hengzhu, ZHANG Botao. Study on encoding algorithms for QC-LDPC codes  with dual-diagonal parity check matrix[J]. Journal of National University of Defense Technology,2014,36(2):156-160.

复制
分享
文章指标
  • 点击次数:
  • 下载次数:
  • HTML阅读次数:
  • 引用次数:
历史
  • 收稿日期:2013-04-22
  • 最后修改日期:
  • 录用日期:
  • 在线发布日期: 2014-05-14
  • 出版日期:
文章二维码